# 

# Individual Defects in InAs/InGaAsSb/GaSb Nanowire Tunnel Field-Effect Transistors Operating below 60 mV/decade

Elvedin Memisevic,<sup>\*,†</sup> Markus Hellenbrand,<sup>†</sup> Erik Lind,<sup>†</sup> Axel R. Persson,<sup>‡,§</sup> Saurabh Sant,<sup>||</sup> Andreas Schenk,<sup>||</sup> Johannes Svensson,<sup>†</sup> Reine Wallenberg,<sup>‡,§</sup> and Lars-Erik Wernersson<sup>†</sup>

<sup>†</sup>Department of Electrical and Information Technology, Lund University, Lund 221 00, Sweden

<sup>‡</sup>Center for Analysis and Synthesis, Lund University, Box 124, 221 00 Lund, Sweden

<sup>§</sup>NanoLund, Lund University, Box 118, 22100 Lund, Sweden

<sup>II</sup>Integrated Systems Laboratory, ETH Zürich, 8092 Zürich, Switzerland

**ABSTRACT:** Tunneling field-effect transistors (TunnelFET), a leading steep-slope transistor candidate, is still plagued by defect response, and there is a large discrepancy between measured and simulated device performance. In this work, highly scaled  $InAs/In_xGa_{1-x}As_ySb_{1-y}/GaSb$  vertical nanowire TunnelFET with ability to operate well below 60 mV/decade at technically relevant currents are fabricated and characterized. The structure, composition, and strain is characterized using transmission electron microscopy with emphasis on the heterojunction. Using Technology Computer Aided Design



(TCAD) simulations and Random Telegraph Signal (RTS) noise measurements, effects of different type of defects are studied. The study reveals that the bulk defects have the largest impact on the performance of these devices, although for these highly scaled devices interaction with even few oxide defects can have large impact on the performance. Understanding the contribution by individual defects, as outlined in this letter, is essential to verify the fundamental physics of device operation, and thus imperative for taking the III–V TunnelFETs to the next level.

KEYWORDS: TFET, nanowire, InAs, GaSb, InGaAsSb

• o address the power constraint and to augment the metaloxide-semiconductor field-effect transistor (MOSFET) functionality for low-power applications, a novel device needs to operate well below the thermal limit (60 mV/decade), but also provide the same current levels although at lower drive voltages. Tunneling field-effect transistor (TunnelFET) is a device that uses band-pass filtering to remove high energy carriers and can be designed to operate below the thermal limit.<sup>1,2</sup> TunnelFETs fabricated from Si and III-Vs have demonstrated promising results.<sup>3</sup> Si TunnelFETs have shown the ability to operate well below 60 mV/decade, although not yet at any technically useful current levels.<sup>4-6</sup> III-V TunnelFETs have achieved high currents but without operation significantly below 60 mV/decade.<sup>7-9</sup> One of the main limitations to achieve a subthreshold swing (S) well below 60 mV/decade with III-V TunnelFETs are defects in the materials that enable defect-assisted tunneling,<sup>10,11</sup> which have had a detrimental effect on the subthreshold swing and the offstate currents. Thereby, to fully explore the potential of the III-V TunnelFETs, there is a need to understand what influence the different types of defects have on the performance. In this work, we present highly scaled nanowire III-V TunnelFETs with competitive performance, and with a subthreshold swing well below the thermal limit of 60 mV/decade at room temperature. This outstanding performance shows that these devices have a comparably low defect density, which allows studies of individual defects. Using transmission electron microscopy (TEM), the structure is characterized, determining the composition, crystal structure, and strain. Modeling is performed to understand the impact of defects in the channel, as well as in the oxide, on the performance of these devices. Finally, using Random Telegraph Signal (RTS) noise measurements, the influence of oxide defects was studied experimentally. The findings presented here allow for TunnelFET optimization, which can increase the energy efficiency of electronic systems. It may also enable new applications in areas where the energy budget is limited, for instance, in battery operated or energy harvesting applications related to the Internet of Things.

Nanowires were epitaxially grown using metal—organic vapor phase epitaxy (MOVPE) from Au seed particles patterned using electron beam lithography on a high resistivity Si(111) substrate with a 260 nm highly n-doped InAs layer.<sup>12</sup> The InAs and InGaAsSb segments were grown at 460 °C, while the GaSb segment was grown at 515 °C (see methods). The bottom part of the InAs segment was n-doped using Sn and the InGaAsSb

 Received:
 April 7, 2017

 Revised:
 May 28, 2017

 Published:
 June 14, 2017



**Figure 1.** Nanowire structure and electrical measurements. (a) Schematic illustration of a nanowire with different sections marked with different colors (doping type and section lengths are indicated). (b) Schematic illustration of the vertical InAs/InGaAsSb/GaSb nanowire TunnelFET, showing all layers (right side) and regions (left side) of the transistor. High- $\kappa$  is a bilayer of Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> with EOT 1.4 nm, drain spacer is 15 nm SiO<sub>x</sub>, gate metal is a 60 nm-thick tungsten layer, source spacer is an organic photoresist film, and the top metal is 15/150 nm Ni/Au film. Relative thickness of the layers in the image is exaggerated to enhance visibility. (c,d) Transfer data for drive voltages 0.1–0.5 V for device A and B, respectively. Devices show a small DIBL of 25/37 mV/V (A/B) and reaches an on-current of 10.3/3.9  $\mu$ A/ $\mu$ m (A/B) at  $V_{DS} = 0.3$  V and  $I_{off} = 1$  nA/ $\mu$ m (e,f) Output data for device A and B, respectively. Device A shows larger on-currents than device B, reaching 92  $\mu$ A/ $\mu$ m compared to the 29  $\mu$ A/ $\mu$ m at  $V_{DS} = V_{GS} = 0.5$  V. This is mainly due to the source depletion observed in device B. Both devices have clear NDR peaks in backward direction reaching peak-to-valley current ratio of 14.6 and 14.2 for device A and B, respectively. Insets in both figures show a  $I_{DS}$  vs S graph, which confirms sub-60 mV/decade operation down to 48 and 53 mV/decade for device A and B, respectively.



**Figure 2.** Characterization of nanowires. (a) SEM image of one nanowire from sample A taken directly after growth, prior to digital etching. The diameter of the nanowire increases when the GaSb segment is grown due to increased solubility of the group III materials in the Au-particle. (b) The same nanowire as in image (a) with InGaAsSb and GaSb segments colored. The marked box shows the section of main interest for the TEM study. (c,d) Illustrates the compositional and structural changes for sample A and B, respectively. The compositional changes in atomic % for respective element are shown in colored curves with legend and scale to the right, overlaying an HRTEM image of the transition. To ensure statistical significance, the curves represent the average of volume segments across the wire with a width of the individual steps. In the band across the top, the crystal structure segments are indicated, and at the bottom, the lattice measurements are indicated along with error bars. The radial measurements are normalized to InAs  $d_{112}$  for ZB (corresponding to InAs  $d_{2110'}$  for WZ).



**Figure 3.** Simulations of the band structure. (a) Band edge diagram along the axis of the nanowire at  $V_{DS} = 0$  V and  $V_{GS} = 0$  V. A triangular-like quantum well is present at the InAs-ZB/InAs-WZ interface. (b) Current vs subthreshold swing for four different devices from same sample. All devices have one nanowire. (c) Comparison of experimental and simulated transfer characteristics for different temperatures. (d) Contribution for different type of the effects of InAs/oxide defects and bulk defects near the heterojunction. (e) Comparison of transfer characteristics with and without a trapped positive charge at the InAs/oxide interface 50 nm away from the heterojunction.

and GaSb segments were p-doped using Zn leaving a 100 nmlong not intentionally doped InAs channel segment (Figure 1a). To study how a change in the band lineup at the tunnel junction affects the electrical characteristics, two different InGaAsSb compositions were grown,  $In_{0.1}Ga_{0.9}As_{0.88}Sb_{0.12}$  for sample A and In<sub>0.32</sub>Ga<sub>0.68</sub>As<sub>0.72</sub>Sb<sub>0.28</sub> for sample B. Fabrication of the devices began with digital etching of the nanowires to remove a parasitic GaSb shell and to reduce the diameter of the InAs channel region down to 20 nm. A high-k layer was applied using atomic layer deposition followed by evaporation of a spacer layer to separate the drain and gate regions. The gate layer was formed by sputtering of a tungsten film, followed by definition of the physical length ( $L_g = 250 \text{ nm}$ ) using reactive ion etching and mask definition. A second spacer layer was applied to separate the gate and source regions followed by sputtering of Ni/Au top-metal and formation of probing pads. A detailed description of the fabrication process can be found in the methods section. A schematic image of a finished device is presented in Figure 1b. The transfer characteristics of a device from sample A (device A) and B (device B) are shown in Figure 1c,d, respectively. Both devices exhibit excellent electrostatics (low drain-induced barrier lowering), as expected for the gate-all-around geometry. Output characteristics for both devices shows good saturation (Figure 1e,f). Device B shows a superlinear current onset, typical for TunnelFETs. The well-behaved output data for both devices confirms the proper material choice for TunnelFETs. For an  $I_{off} = 1 \text{ nA}/\mu \text{m}$  (low power logic) and  $V_{\rm DS}$  = 0.3 V, the  $I_{\rm on}$  current for device A and B is 10.6 and 3.9  $\mu$ A/ $\mu$ m, respectively. Notably, both devices demonstrate a subthreshold swing below the thermal limit of 60 mV/decade, reaching 48 mV/decade for device A and 53 mV/ decade for device B. Operation below 60 mV/decade occurs for both types of devices over a wide current range, close to 3 orders of magnitude for device A. This is exemplified by a

record high  $I_{60}$  current (the current level at which the slope equals 60 mV/decade) of 0.31  $\mu$ A/ $\mu$ m at 0.3 V for device A. These devices show a factor of almost 100 higher  $I_{60}$  as compared to other implementations approaching relevant current levels.  $^{13}$  The high  $I_{60}$  originates from the use of a narrow bandgap channel, excellent electrostatics, and very low defect density in the InAs/InGaAsSb heterojunction. The TunnelFET operation is largely determined by the properties of the heterojunction. Consequently, the heterojunction of the nanowires, presented in Figure 2a,b, was examined in detail using transmission electron microscopy. The composition was determined using energy dispersive X-ray spectroscopy and corroborated by measurements of the lattice plane differences from high resolution images. Most of the InAs segment has a wurtzite (WZ) crystal structure, but the final part before the introduction of Ga, approximately 3-5 nm in sample A and 10 nm in sample B, has a zincblende (ZB) structure most likely formed during the switching sequence. The transition from InAs to InGaAsSb is graded over ~25 nm, and both the InGaAsSb and the GaSb segment have pure zincblende crystal structure without any observed stacking faults, which is typical for Sb-containing nanowires.<sup>14</sup> The local lattice distances are reduced after the structural change from WZ to ZB (Figure 2c,d). Measurements are normalized to InAs(ZB),<sup>15</sup>  $d_{111}$  and  $d_{112}$  for the axial and radial measurements, respectively. The observed reduction is expected since the large amount of Ga lowers the average atomic radii. However, on both samples this reduction starts at the WZ-ZB transition, (Figure 2c,d) corresponding to 3-5 and 10 nm prior to the measured Ga increase in sample A and B, respectively. The InAs(ZB) is thereby compressed radially, which is expected since it tries to adapt to the smaller InGaAsSb lattice. However, Poisson's ratio would predict an expansion in the axial direction, which has not been observed. Exact strain is difficult to evaluate due to



**Figure 4.** RTS measurements. (a) Transfer characteristic for a single nanowire transistor at 150 K. The effect of a single oxide defect is clearly visible as a distinct step. (b) Excerpt of an RTS measurement in time domain. Blue, measured signal; red, accentuation of RTS steps. The arrows indicate the upper and the lower current levels. (c) Representative histogram of the current for the entire measurement in (b). Two distinct current levels are clearly visible. The colors refer to the colors of the arrows in (b). (d) Representative histogram for the extraction of the emission time constant for the measurement in (b). The exponential distribution f(t) fitted to extract the time constant  $\tau$  is indicated in red. (e) Time constants varying close to the step indicated in (a). The same time constant for capture and emission of an electron occurs at exactly the step. (f) Transfer characteristics for a device with a number of distinct steeps in the backward sweep. (g) Subthreshold swings extracted in more detail for the different regions in (f). The individual slopes (blue, bright red, yellow) and the slope without visible steps (green) are at/below 60 mV/decade. Adding the influence of several individual defects results in an average slope (dark red), which is clearly degraded compared with the individual slopes. (h) The subthreshold region of the device presented in (f) where several distinct RTS steps are visible. Each step results from the discharge of an individual oxide defect. The individual slopes are almost parallel, and any average across the individual steps will degrade the total device slope significantly. The average slope is increased from 55 to 70 mV/decade.

nonlinearity of the resulting lattice for a given composition. However, assuming a linear relation between the composition and lattice distances and comparing to the measured lattice spacing, the local axial strain can be estimated to about 3% for sample A and 2% for sample B, both compressive, with its maximum in the InAs(ZB) region closest to the WZ-ZB transition and extending into the InGaAsSb region. It is known for similar compounds that can exist in both WZ and ZB polytypes that the WZ structure is the radially stiffer of the two (given a growth direction of [111]B or [0001]).<sup>16</sup> Applying this to InAs imposes restrictions on the ideal way of relaxation, and since the stiffer WZ is less prone to deformation, it retains its radial dimensions over a longer distance. This explains the steeper drop in axial lattice distance in the section immediately after the WZ-ZB interface for sample B. The more graded introduction of Ga into sample A provides a smoother transition, which is closer to the ideal adaption of the lattice to the final composition.

Based on the knowledge of the material composition and the strain profile, simulations of the InAs/InGaAsSb/GaSb nanowire TunnelFET were performed using the semiclassical simulator Sentaurus-Device. The actual device geometry and estimated doping profiles were used to analyze the performance of device B. All band structure parameters were set to the experimentally extracted values taken from ref 17. The InGaAsSb segment is divided into subregions based on its composition (Figure 3a). The formation of a quantization level in the triangular well at the InAs WZ-ZB interface was modeled by introducing a pseudograding of the CB edge (Figure 3a). The TEM images revealed a steep change of the mole fraction in the 3 nm-long InGaAsSb segment denoted by R-1. The device is most sensitive to defects within this region. Best fit to the measured data is acquired by choosing a defect density  $(N_t)$ of  $1.6 \times 10^{18}$  cm<sup>-3</sup>, which would result in exactly one defect state in the segment R-1 on spatial integration. With so few defects, we would almost expect a digital-like variation between devices. Data from four devices with one nanowire from the same sample presented in Figure 3b shows that the minimal value for the subthreshold swing occurs at approximately the same  $I_{\rm DS}$  although the devices show a strong variation in the subthreshold swing vs  $I_{\rm DS}$ . Some of the variations could depend on some variations generated during processing, but part could also be from variations among position and energy of the few defects. Donor-like defects were assumed at the InAs/oxide interface. The comparison of simulated temperature-dependent transfer characteristics with the experimental data (Figure 3c) confirmed good agreement between the two, which validates the selected parameter set and simulation setup. Using a minimal number of fitting parameters allows to reliably analyze the impact of individual degradation mechanisms. The effect of each defect type on the transfer characteristics is shown in Figure 3d. The simulations confirm that the subthreshold swing could be significantly improved if all defects were suppressed. Notably, introduction of defects at the oxide/semiconductor interface alone caused only a minor degradation of the subthreshold swing. This is due to the absence of surface inversion at the oxide/semiconductor interface as consequence of the small diameter, which disables the formation of a strong enough normal field required for defect-assisted tunneling (DAT). Due to the low doping in the InAs segment and the small diameter, the channel region is under accumulation leading to flat band conditions. Yet, a small subthreshold-swing degradation is observed when defects at the oxide/semiconductor interface are included, which is due to screening of the gate charge resulting in a weaker gate coupling. Additionally, oxide interface defects cause surface Shockley-Read-Hall (SRH) generation of electron-hole pairs by multiphonon excitation, which adds to the leakage current at very low current levels. Bulk defects present in region R-1 near the heterojunction are found mainly responsible for the degradation of the subthreshold swing. Therefore, suppressing these defects would have a stronger impact on the improvement of the TunnelFET performance compared with suppressing oxide interface defects. Nevertheless, suppressing oxide interface defects further would reduce the leakage current level. In the above analysis, the oxide interface defects were assumed to be uniformly distributed at the interface. Although a uniform distribution reliably models the average impact of these defects, a localized single defect may have a strong electrostatic effect, which can induce RTS type of effects on the I-V characteristics. Similar effects are also found in small area MOSFETs.<sup>11</sup> Transfer characteristics with and without a localized positive InAs/oxide interface charge located 50 nm away from the heterointerface are compared in Figure 3e. An acceptor defect at the InAs/oxide interface is positively charged in the off-state. At a certain gate bias, the charged defect captures an electron neutralizing this charge. This affects the electrostatics of the TunnelFET, and the on-current is sharply reduced after the positive charge has been removed. This gives rise to a peak in the transfer characteristics as schematically shown in Figure 3e.

To experimentally verify the role of individual defects within the gate oxide of the TunnelFETs with this small dimensions, the transfer characteristics of different transistors were scanned for RTS noise. Measuring the time constants and current step sizes provides information about the effect of single electron charges on the potential in the channel. Capture of an electron in an individual acceptor-type defect within the gate oxide reduces the current level as the channel potential energy is increased; emission of the electron increases the current. Since the current in TunnelFETs is most sensitive to potential fluctuations when operating in the subthreshold region, we expect to detect the strongest RTS noise below  $V_{\rm T}$ . Experimentally, we observe relative RTS amplitudes  $\Delta I_{DS}/I_{DS}$ of about 20% for the device in Figure 4 and even up to 50% for other devices not shown. The large RTS amplitude originates mainly from the small channel diameter, where a single defect can have a strong influence on the entire channel potential. Furthermore, the current through a TunnelFET is mainly limited by the potential variations close to the tunnel junction, which enhances RTS response from oxide defects in this region.<sup>19</sup> The effect of an individual defect on the subthreshold characteristics is presented in Figure 4a. An excerpt of a twolevel RTS measurement at a constant bias point close to the

step in Figure 4a is presented in Figure 4b. To be able to reliably extract the time constants, at least a few hundred (and up to a few thousand) current transitions were recorded for each bias point. The residual noise in Figure 4b could originate from 1/f-type noise from the channel region or from additional RTS noise too fast to resolve. The time constants, at a fixed bias, for capture and emission of an electron were determined by fitting an exponential distribution to the recorded capture/ emission times as shown in Figure 4d. When the channel Fermi level is aligned with the defect energy level, the capture and emission time constants are equal and are set by the depth z of the defect from the channel into the oxide:  $\tau_{c/e} = \tau_0 \times \exp(z/z)$  $\lambda$ ).<sup>20</sup> Here,  $\tau_{c/e}$  is the capture/emission time constant, the constant  $\tau_0$  corresponds to capture into defects right at the MOS interface, and  $\lambda$  is the tunneling attenuation length  $\lambda = \left[\frac{4\pi}{h}\sqrt{2m^*\Phi_{\rm B}}\right]^{-1}$  according to the Wentzel-Kramers-Brillouin theory<sup>20</sup> with the Planck constant h, the oxide effective mass  $m^*$ , and the energy barrier height between the channel and the oxide  $\Phi_{\rm B}$ . With symmetrical time constants measured to range between 100 and 300 ms for different devices, the probed depth into the oxide amounts to approximately 2.8 nm for  $\tau_0 = 10^{-10}$  s.<sup>21</sup> From the identified depths of the defects and with simplified electrostatic considerations, it can be estimated that the change from a single defect within the gate oxide is in the order of a few meV. This agrees well with the corresponding change of a few mV of gate voltage around the RTS step in the transfer curves of Figure 4a,f. Reducing the channel Fermi level below the defect energy level favors the unoccupied defect state, which increases the capture time constant and decreases the emission time constant (Figure 4e). Qualitatively, the strong effect of even individual oxide defects can be seen in Figures 4f-h. With the resolution of individual oxide defects, Figure 4g,h explains how these defects deteriorate the overall TunnelFET subthreshold swing. The slopes without current steps are well below or at 60 mV/decade, but any average over all individual defect current steps increases the overall slope significantly. A more detailed analysis of the slopes in Figure 4h reveals that, besides the dominant current steps, the change in electrostatic potential also slightly alters the tunneling dynamics, which can be seen from the deviation between the measured data in Figure 4g and the adjusted, parallel lines in Figure 4h. The overall impact of all effects on the average slope between  $I_{DS} = 10^{-9}$  and  $10^{-8}$  A is an increase from 55 to 70 mV/decade, as illustrated in Figure

**4**g. We have demonstrated vertical III-V nanowire TunnelFETs with ability to operate well below the thermal limit of 60 mV/ decade with currents in technically relevant range. This performance is achieved based on high quality and excellent electrostatics, due to high scaling and gate-all-around geometry. Yet, bulk defects in the proximity of the heterojunction still limits the device from reaching even lower subthreshold swing. Although, the origin of the defect level at present is unknown and it may originate from several contributions, like shallow or deep impurities, structural defects, or process damage, the presence of a high strain field at the heterojunction and the limited knowledge about dopant atoms in nanowire geometries suggest that these causes will first need to be investigated to identify the origin. Furthermore, the necessary scaling makes these devices also sensitive to the individual oxide defects. Our detailed investigations show that there is room for further improvement in device performance.

Methods. Growth. Growth was performed using arrays of Au discs with a thickness of 15 nm and diameter of 44 nm, which were patterned by EBL on high resistivity Si(111) substrates with a 260 nm highly doped InAs layer on top. The nanowires were grown using metal-organic vapor phase epitaxy (MOVPE) in an Aixtron CCS 18313 reactor with a total flow of 8000 sccm at a pressure of 100 mbar. After annealing at 550 °C, a 200 nm-long InAs segment was grown at 460 °C using trimethylindium (TMIn) and arsine (AsH<sub>3</sub>) with a molar fraction of  $X_{\text{TMIn}} = 6.1 \times 10^{-6}$  and  $X_{\text{AsH3}} = 1.3 \times 10^{-4}$ , respectively. The bottom part of the InAs segment was n-doped by triethyltin (TESn) ( $X_{\text{TESn}} = 6.3 \times 10^{-6}$ ). The InAs segment was followed by a 100 nm (In)GaAsSb segment with different compositions for samples A and B using trimethylgallium (TMGa) ( $X_{\text{TMGa}} = 4.9 \times 10^{-5}$ ), trimethylantimony (TMSb)  $(X_{\text{TMSb}} = 1.2 \times 10^{-4})$ , and AsH<sub>3</sub> (sample A,  $X_{\text{AsH3}} = 2.7 \times 10^{-5}$ ; sample B,  $X_{\text{AsH3}} = 1.3 \times 10^{-5}$ ) corresponding to a gas phase composition of  $AsH_3/(AsH_3+TMSb) = 0.18$  for sample A and 0.094 for sample B. A 300 nm-long GaSb segment was subsequently grown while heating to 515 °C using TMGa  $(X_{\text{TMGa}} = 4.9 \times 10^{-5})$  and TMSb  $(X_{\text{TMSb}} = 7.1 \times 10^{-5})$ . The GaAsSb and the GaSb segments were both p-doped during growth using diethylzinc (DEZn) ( $X_{\text{DEZn}} = 3.5 \times 10^{-5}$ ).

Structural and Compositional Analyses. Structural and compositional analyses were performed using a JEOL 3000F transmission electron microscope (TEM), operated at 300 kV, with emphasis on the InAs/InGaAsSb transition. The wires were transferred to lacy carbon covered Cu-grids by pressing these onto the substrate in order to break off the wires. Both high-resolution TEM (HRTEM) and scanning TEM (STEM), employing a high angle annular dark-field (HAADF) detector, were used. For the HRTEM structural measurements, the wires were imaged in the  $\langle 110 \rangle / \langle 11\overline{2}0 \rangle$  zone-axis. Compositional analysis was performed, using the STEM-HAADF mode in combination with the XEDS-detector to map the transition, data that were used for qualitative measurements such as length of transition and quantitative measurements for the composition along the wire. Small structural variation, such as axial and radial strain, can be measured directly in real space in HRTEM images<sup>22</sup> or, as used here, indirectly in Fourier space by geometric phase analysis (GPA).<sup>23</sup> The latter is implemented as a script in Digital Micrograph (Gatan Inc.), and the former is done manually in the same software.

Fabrication of the Devices. Fabrication of the devices started with digital etching of the nanowires using ozone plasma to oxidize the surface of the nanowires and citric acid to remove the oxide, reducing mainly the InAs diameter to 20 nm thereby improving the electrostatics of the devices.<sup>24</sup> The InGaAsSb segment was also thinned down although with a lower rate, and no visible etching of the GaSb could be observed. Using atomic layer deposition (ALD), the nanowires were covered with a high-k bilayer using five cycles of  $Al_2O_3$ and 36 cycles of HfO2 at temperatures of 300 and 120 °C, respectively. Estimated oxide thickness (EOT) for the high-kmaterial is 1.4 nm. A 15 nm-thick SiO<sub>x</sub> drain-gate spacer was applied using thermal evaporation with rotation and zero tilt. The flakes of the  $SiO_x$  on the sidewalls of the nanowires where removed with diluted HF followed by applying 12 cycles of  $HfO_2$  at 120  $\,^{\circ}\mathrm{C}$  to compensate the thinning. The gate was fabricated by first sputtering a 60 nm-thick tungsten (W) layer, followed by definition of the physical gate-length  $(L_g)$  using a resist etch-back process with O2-plasma in a reactive ion etching (RIE) system. Tungsten was removed from the

exposed sections with SF<sub>6</sub>/Ar. Utilizing photoresist and UVlithography followed by etching of W with RIE, the gate-pad was defined. A gate-source spacer was fabricated by a spin-on photoresist (S1800) followed by etch-back process in RIE to determine the final thickness. Gate-via and drain-via were fabricated using UV-photolithography and RIE. To realize drain and source contacts, the high- $\kappa$  was removed on top of the nanowires and in the drain-via using HF. The final step was fabrication of the top-metal, by sputtering of 10 nm of Ni and 150 nm of Au followed by UV-lithography and wet-etching to define the contact pads.

Modeling of Band Edge and Defect Profiles. Modeling of band edge and defect profiles was carried out based on the knowledge on the material composition and the strain profile. The actual device geometry and estimated doping profiles were used to analyze the performance of device B. The diameter of the TunnelFET was set to 20 nm. As revealed from the TEM analysis, the channel consists of different segments of InGaAsSb with linearly varying compositions in the p+ doped source with a doping level of  $10^{19}$  cm<sup>-3</sup>. The unintentionally doped channel (background doping of  $10^{17}$  cm<sup>-3</sup>) consists of an InAs-WZ segment with an additional InAs-ZB segment adjacent to the heterointerface. The InGaAsSb segment is divided into subregions based on its composition (Figure 3a). In region R-1, alloy composition varies from InAs (to the left) to In<sub>0.7</sub>Ga<sub>0.3</sub>As<sub>0.84</sub>Sb<sub>0.16</sub> (to the right), henceforth denoted as  $In_{1\rightarrow0.7}Ga_{0\rightarrow0.3}As_{1\rightarrow0.84}Sb_{0\rightarrow0.16}. \ \ Region \ \ R-2 \ \ consists \ \ of$  $In_{0.7 \rightarrow 0.44}Ga_{0.3 \rightarrow 0.56}As_{0.84 \rightarrow 0.72}Sb_{0.16 \rightarrow 0.28}.$  Region R-3 is composed of  $In_{0.44 \rightarrow 0.32}Ga_{0.56 \rightarrow 0.68}As_{0.72}Sb_{0.28}$ , while R-4 consists of In<sub>0.32</sub>Ga<sub>0.68</sub>As<sub>0.72</sub>Sb<sub>0.28</sub>. The composition is assumed to vary linearly within each segment. Various band structure quantities such as effective mass values, band gaps, and electron affinities are required for a meaningful simulation of the TunnelFET. All band structure parameters have been set to the experimentally extracted values taken from ref 17. An interpolation formula suggested by Adachi<sup>25</sup> has been used to obtain the above quantities for the quaternary alloy In<sub>x</sub>Ga<sub>1-x</sub>As<sub>y</sub>Sb<sub>1-y</sub> for all intermediate compositions. In this way, any explicit fitting of the band structure quantities and the band offsets have been avoided. As described in the previous section, uniaxial compressive strain is present at the heterointerface. The effect of strain on the band alignment has been modeled by the model-solid theoretical approach by Van de Walle. Simulations of the InAs/InGaAsSb nanowire TunnelFET were performed using the semiclassical simulator Sentaurus-Device. The inability to account for quantum confinement effects is a drawback of semiclassical simulations. The quantization of electronic states in the triangular-like potential well at the InAs WZ-ZB interface (Figure 3a) results in the formation of discrete energy levels. Our calculations suggest that the triangular quantum well will form only one bound state whose energy level is very close to the top of the finite barrier. This will effectively smear out the otherwise steep valley at the interface. Simulations showed that ignoring this effect causes a serious discrepancy between simulated and experimental data. Therefore, the above effect has been modeled by introducing a pseudograding of the CB edge at the interface thus making it continuous (Figure 3a). Effects related to geometrical confinement in radial direction start to emerge in III-V semiconductors when the diameter falls below 20 nm. Hence, they are not expected to significantly alter the band structure parameters (band gap, effective mass, etc.) in the source, channel, and drain segments and have been ignored. The

analysis of the TEM images reveals a steep change of the mole fraction in the 3 nm-long InGaAsSb segment R-1. This may induce defect states in that segment. The degradation of the TunnelFET characteristics due to defect states has been taken into account by creating a nonlocal mesh adjacent to the heterointerface and activating both direct and phonon-assisted nonlocal defect-assisted-tunneling (DAT) models. Choosing a peak N<sub>t</sub> of  $1.6 \times 10^{18}$  cm<sup>-3</sup> would result in exactly one defect state in the segment R-1 on spatial integration. Since the exact position of a single defect within the segment R-1 is unknown and cannot be probed, in a first approximation the  $N_t$  was assumed to be constant in the whole segment. The variation of the defect energy level within the band gap then leads to best agreement with the experimental data when it is located 0.1 eV above the VB edge. A simulation parameter called trap interaction volume, which is a measure of the coupling strength of the tunneling process and plays the role of a scaling factor for the generation rate in the nonlocal DAT model, was adjusted to 10 Å<sup>3</sup> to match the simulated DAT current level to the experimental one. Note that this parameter is related, but not identical to the volume of the localized wave function. In addition to defects near the heterojunction, defects at the oxide/semiconductor interface may degrade the TunnelFET performance. Donor-like defects were assumed and placed at the InAs/oxide interface. Their energetic distribution was adapted from an earlier study.<sup>26</sup> Defects at the InGaAsSb/oxide interface are screened by the central region of the nanowire due to its high doping concentration. Furthermore, the Fermi level in InGaAsSb is located below the VB edge, which leaves the defects unfilled and electrostatically inactive. Hence, defects at the InGaAsSb/oxide interface were not considered in the TCAD analysis.

*RTS Noise*. RTS noise was measured at temperatures of 11, 150, and 300 K using a setup consisting of a Lake Shore Cryotronics CRX-4K probe station and an Agilent B2912A SMU. Data with time resolutions between 0.2 and 2 ms was collected at several different fixed gate and drain voltages using measurement times long enough to obtain at least several hundred and up to a few thousand transitions.

The transition time constants ( $\tau$ ) were determined from the measured data by fitting the exponential distribution (eq 1) to a histogram of the capture/emission times.

$$f(t) = \frac{1}{\tau} e^{-t/\tau} \tag{1}$$

The distance z from the channel interface into the gate oxide was determined according to

$$z = \lambda \ln \left(\frac{\tau}{\tau_0}\right) \tag{2}$$

where  $\lambda$  is the tunneling attenuation length,  $\tau$  the measured time constant, and  $\tau_0$  a constant. Here, we chose  $\tau_0 = 10^{-10}$  s according to ref 21 as is often found in the literature. We are aware, however, that there does not seem to be a consensus on what this constant should be and also, e.g.,  $\tau_0 = 6.6 \times 10^{-14}$  can be found.<sup>27</sup> In any case, changing this number will not change the physical interpretation of our results but instead only shift the estimated depth of the defects in the gate oxide. The tunneling attenuation length  $\lambda$  is calculated according to

$$\lambda = \left(\frac{4\pi}{h}\sqrt{2m^*\phi_{\rm B}}\right)^{-1} \tag{3}$$

where *h* is the Planck constant,  $m^*$  the effective electron mass in the gate oxide, and  $\Phi_{\rm B}$  the barrier height from the channel material to the gate oxide. Here, we used  $m^* = 0.23 m_0$  with the electron rest mass  $m_0$  and  $\Phi_{\rm B} = 2.3 \text{ eV}$ ,<sup>28</sup> which results in  $\lambda =$ 0.13 nm.

### AUTHOR INFORMATION

#### **Corresponding Author**

\*E-mail: elvedin.memisevic@eit.lth.se.

## ORCID <sup>0</sup>

Elvedin Memisevic: 0000-0003-0464-1123

#### **Author Contributions**

E.M. fabricated the devices, performed DC characterization, did data analysis, wrote: abstract, introduction, fabrication section, and conclusions, and produced Figure <sup>1,</sup> M.H. performed the noise measurements, analyzed the noise characteristics, wrote most of the noise characterization text, and produced Figure<sup>4</sup>. E.L. contributed to the analysis of the data. A.R.P performed the TEM analysis, analyzed the TEM data, wrote material characterization section, and produced Figure<sup>2</sup>. S.S. performed simulations of heterostructures, helped analyze the data, wrote the modeling section, and produced Figure <sup>3</sup>. A.S. supervised the modeling and helped to analyze the results. J.S. grew the nanowires and wrote the text about the growth. R.W. supervised the TEM characterization and helped to analyze the results. L.E.W. directed the project and contributed to the analyzing and writing of the manuscript. All authors discussed the data and commented on the manuscript.

# Notes

The authors declare no competing financial interest.

### ACKNOWLEDGMENTS

This work was supported by the Swedish Foundation for Strategic Research, Swedish Research Council, Knut and Alice Wallenberg, NanoLund, and the European Union Seventh Framework Program E2SWITCH under Grant 619509.

#### REFERENCES

(1) Ionescu, A. M.; Riel, H. Tunnel field-effect transistors as energyefficient electronic switches. *Nature* **2011**, 479, 329–337.

(2) Seabaugh, A. C.; Zhang, Q. Low-Voltage Tunnel Transistors for beyond CMOS Logic. *Proc. IEEE* 2010, 98, 2095–2110.

(3) Lu, H.; Seabaugh, A. C. Tunnel Field-Effect Transistors: State-of-the-Art. *IEEE J. Electron Devices Soc.* **2014**, *2*, 44–49.

(4) Knoll, L.; et al. Inverters With Strained Si Nanowire Complementary Tunnel Field-Effect Transistors. *IEEE Electron Device Lett.* 2013, 34, 813–815.

(5) Gandhi, R.; et al. CMOS-Compatible Vertical-Silicon-Nanowire Gate-All-Around p-Type Tunneling FETs With  $\leq$  50-mV/decade Subthreshold Swing. *IEEE Electron Device Lett.* **2011**, *32*, 1504–1506. (6) Tomioka, K. et al. Tunnel Field-Effect Transistors using III-V Nanowire/Si Heterojunction. In *IEEE Symposium on VLSI Technology*; IEEE, 2012; pp 47–48.

(7) Dewey, G. et al. Fabrication, characterization, and physics of III-V heterojunction Tunneling Field-Effect Transistors (H-TFET) for steep sub-threshold swing. In *IEEE International Electron Device Meeting*; IEEE, 2011; pp 785–788.

(8) Ahn, D. H. et al. Performance improvement of  $In_xGa_{1,x}As$  Tunnel FETs with Quantum Well and EOT scaling. In *IEEE Symposium on VLSI Technology*; IEEE, 2016; pp 224–225.

(9) Rajamohanan, B.; et al. 0.5 V Supply Voltage Operation of  $In_{0.65}Ga_{0.35}As/GaAs_{0.4}Sb_{0.6}$  Tunnel FET. *IEEE Electron Device Lett.* 2015, 36, 20–22.

(10) Moselund, K. E.; et al. Lateral InAs/Si p-Type Tunnel FETs Integrated on Si – Part 1: Experimental Devices. *IEEE Trans. Electron Devices* **2016**, 63, 4233–4239.

(11) Sant, S.; et al. Lateral InAs/Si p-Type Tunnel FETs Integrated on Si – Part 2: Simulation Study of the Impact of Interface Traps. *IEEE Trans. Electron Devices* **2016**, 63, 4240–4247.

(12) Ghalamestani, S. G.; et al. High quality InAs and GaSb thin layers grown on Si (111). J. Cryst. Growth 2011, 332, 12–16.

(13) Memisevic, E.; et al. Vertical InAs/GaAsSb/GaSb Tunneling Field-Effect Transistor on Si with S = 48 mV/decade and  $I_{\text{on}} = 10 \,\mu\text{A}/\mu\text{m}$  for  $I_{\text{off}} = 1\text{nA}/\mu\text{m}$  at  $V_{\text{DS}} = 0.3$  V. In *IEEE International Electron Device Meeting*; IEEE: 2016; pp 500–503.

(14) Borg, B. M.; Wernersson, L.-E. Synthesis and properties of antimonide nanowires. *Nanotechnology* **2013**, *24*, 1–18.

(15) Kriegner, D.; et al. Unit cell structure of crystal polytypes in InAs and InSb nanowires. *Nano Lett.* **2011**, *11*, 1483–1489.

(16) Hanada, T. Basic properties of ZnO, GaN, and related materials. *Adv. Mater. Res.* **2009**, *12*, 1–19.

(17) Vurgaftman, I.; et al. Band parameters for III-V compound semiconductors and their alloys. J. Appl. Phys. 2001, 89, 5815-5875.

(18) Toledano-Luque, M.; et al. Fast Ramped Voltage Characterization of Single Trap Bias and Temperature Impact on Time-Dependent  $V_{TH}$  Variability. *IEEE Trans. Electron Devices* **2014**, *61*, 3139–3144.

(19) Pandey, R.; et al. Electrical Noise in Heterojunction Interband Tunnel FETs, IEEE. *IEEE Trans. Electron Devices* **2013**, *61*, 552–560.

(20) Christensson, S.; et al. Low-Frequency Noise in MOS Transistors – I Theory. *Solid-State Electron*. **1968**, *11*, 797–812.

(21) von Haartman, M.; Östling, M. Low-Frequency Noise in Advanced MOS Devices; Springer: 2007; pp 47, 68.

(22) Carlsson, A.; et al. Strain state in semiconductor quantum dots on surfaces: a comparison of electron microscopy and finite element calculations. *Surf. Sci.* **1998**, *406*, 48–56.

(23) Hÿtch, M. J.; et al. Quantitative measurement of displacement and strain fields from HREM micrographs. *Ultramicroscopy* **1998**, *74*, 131–146.

(24) Memisevic, E.; et al. Scaling of Vertical InAs-GaSb Nanowire Tunneling Field-Effect Transistors on Si. *IEEE Electron Device Lett.* **2016**, *37*, 549–552.

(25) Adachi, S. Band gaps and refractive indices of AlGaAsSb, GaInAsSb, and InPAsSb: Key properties for a variety of the 2–4 mm optoelectronic device applications. *J. Appl. Phys.* **1987**, *61*, 4869–4876.

(26) Wu.; et al. Low Trap Density in InAs/High-k Nanowire Gate Stacks with Optimized Growth and Doping Conditions. *Nano Lett.* **2016**, *16*, 2418–2425.

(27) Lundström, L.; Svensson, C. Tunneling to traps in insulators. J. Appl. Phys. 1972, 43, 5045-5047.

(28) Li, N.; et al. Properties of InAs metal-oxide-semiconductor structures with atomic-layer-deposited  $Al_2O_3$  dielectric. *Appl. Phys. Lett.* **2008**, *92*, 14–16.