# Effect of Surface Roughness and Phonon Scattering on Extremely Narrow InAs-Si Nanowire TFETs

Hamilton Carrillo-Nuñez, Reto Rhyner, Mathieu Luisier, and Andreas Schenk Integrated Systems Laboratory ETH Zürich, Gloriastrasse 35, 8092 Zürich, Switzerland e-mail: carrillh@iis.ee.ethz.ch

Abstract—The impact of surface roughness (SR) and phonon scattering on extremely narrow InAs-Si Nanowire TFETs is studied in this paper. The rough surface of the nanowire is generated by randomly distributing the atoms at the InAs-Si/Oxide interface according to an Andolike exponential auto-correlation function. Phonons are atomistically treated by means of the valence-force-field method. A full-band and atomistic quantum transport simulator based on the  $sp^3d^5s^*$  tight-binding model and the non-equilibrium Green's function formalism is used to solve the quantum transport problem where the electronphonon interactions are tackled within the self-consistent Born approximation. Phonon scattering is found to have no major effect on the device ON-state, while in the OFFstate the current is significantly increased. SR scattering has a detrimental impact on the TFET performance with a ON-current reduction by almost two orders of magnitude, but it induces limited variability. A direct comparison of both scattering mechanisms reveals the dominant behavior of SR over phonon scattering.

### I. INTRODUCTION

Band-to-band tunneling (BTBT) transistors (TFETs) are expected to give rise to a new generation of lowpower consumption logical switches [1]. During the last decade both theoretical and experimental efforts have been launched to realize a TFET that could challenge the current metal-oxide-semiconductor field-effect transistors (MOSFETs) [2]-[5]. From a theoretical point of view, in ideal conditions, TFETs achieve lower subthreshold swings (SS) than MOSFETs reach at room temperature, i.e. SS = 60 mV/dec. However, to date, there has been no experimental demonstration of a bulk-like TFET with a high ON-current and low SS at the same time. In order to boost the TFET ON-current, staggered-gap (InAs-Si) [3] and broken-gap (InAs-GaSb) [4] heterojunctions have been proposed. Although the latter has been shown to be a possible solution for the ON-state current issue, its SS is significantly higher than in MOSFETs with values around 100 mV/dec. This deterioration can be attributed to the presence of trap-assisted tunneling (TAT) in the OFF-state caused by imperfections at the material interface.

At the nanometer scale, quantum phenomena, especially geometrical confinement, and scattering mechanisms, such as surface roughness (SR) and electronphonon interactions, start to play an important role and strongly affect the device performance. This has been clearly shown in MOSFETs [6]. In the case of TFETs, however, the influence of scattering has received much less attention and only few papers can be found in the literature [7] on this subject.

In this work, we present for the first time, the impact of SR and phonon scattering on (extremely narrow) gateall-around InAs-Si nanowire TFETs as schematized in Fig. 1. The nanowire is oriented along the  $\langle 111 \rangle$  crystallographic direction. The source  $(n^+$ -type InAs region) and drain  $(p^+$ -type Si region) are highly doped, whereas the gate contact is only placed around the intrinsic-Si channel region. A full-band and atomistic device simulator called OMEN [8] and based on the  $sp^3d^5s^*$ tight-binding model and the non-equilibrium Green's function formalism is used to perform the required quantum transport calculations self-consistently with Poisson's equation. The rough surface of the nanowire is



Fig. 1. Schematic of a InAs-Si nanowire TFET with a rough surface. For all devices, the drain-length is  $L_{\rm d} = 10$  nm ( $p^+$ -type Si region), the channel-length  $L_{\rm G} = 15$  nm, and the source-length  $L_{\rm s} = 25$  nm ( $n^+$ -type InAs region) with  $d_{\rm w} = 2.5$  nm. The doping concentrations are  $N_{\rm D} = 2 \times 10^{20}$  cm<sup>-3</sup> and  $N_{\rm A} = 10^{19}$  cm<sup>-3</sup>, whereas the effective oxide thickness under the gate region is EOT = 0.43 nm. The temperature in the devices is assumed to be 300 K.



Fig. 2. Comparison of the BTBT probability between InAs-Si nanowire TFETs with s perfect (red line) and rough (blue dashed-line) surface. The band diagram (black line) is also shown. The peak BTBT probability corresponding to a perfect nanowire is two orders of magnitude higher than the one with SR.

modeled by randomly distributing the atoms at the InAs-Si/Oxide interface according to an Ando-like exponential auto-correlation function [9]. The phonons propertities are represented with a valence-force-field model [10], while the electron-phonon interactions are taken into account via the self-consistent Born approximation. As convergence criteria it is ensured that the current does not vary by more than 1% all along the device. The effect of both scattering mechanisms on the InAs-Si TFET are analyzed by compering the obtained performance with the ideal devices. The main findings are presented in details in the following sections.

## II. RESULTS

Figure 1 sketches the InAs-Si heterojunction nanowire TFET considered in this work. The transport direction is along the  $\langle 111 \rangle$  crystallographic direction (*x*-axis). The gate all-round contact surround an intrinsic channel of length  $L_{\rm G} = 15$  nm, whereas the source ( $n^+$ -type InAs) and drain ( $p^+$ -type Si) regions are 25 nm and 10 nm long, respectively. The nanowire diameter is set to 2.5 nm. The device is highly doped with  $N_{\rm D} = 2 \times 10^{20}$  cm<sup>-3</sup> and  $N_{\rm A} = 10^{19}$  cm<sup>-3</sup>. The oxide is 1 nm thick with a dielectric constant  $\epsilon_{\rm high-\kappa} = 9$ . The applied drain-tosource bias is  $V_{\rm DS} = -1$  V and all simulations were performed at room temperature, i.e. 300 K.

#### A. Surface roughness scattering

Surface roughness scattering is modeled by randomly distributing the atoms at the InAs-Si/oxide interface according to an Ando-like exponential auto-correlation function  $\Gamma_s(x) = \Delta_m^2 \exp(-|x|/L_m)$  characterized by a



Fig. 3.  $I_{\rm D}$ - $V_{\rm GS}$  transfer (a) and  $I_{\rm D}$ - $V_{\rm DS}$  output (b) characteristics of three different InAs-Si nanowire TFETs with rough surfaces and of their ideal counterpart (red solid-line) are compared.

rough surface mean square  $\Delta_m$  and a correlation length  $L_m$ . We defined  $\Delta_m = 0.14$  nm and  $L_m = 0.7$  nm [9]. Simulations of InAs-Si nanowire TFETs with rough surface have been carried out using OMEN [8], based on the  $sp^3d^5s^*$  tight-binding model and the non-equilibrium Green's function formalism.

Figure 2 shows the BTBT of a InAs-Si nanowire TFET with a perfect (red line) and rough (blue dashedline) surface. As a consequence of SR, the BTBT probability decreases by two orders of magnitude due to a modification of the quantized energy levels. Each realization of the rough surface might lead to a different BTBT probability. However, we have observed that they remain qualitatively and quantitatively the same.

The  $I_{\rm D}$ - $V_{\rm GS}$  transfer and  $I_{\rm D}$ - $V_{\rm DS}$  output characteristics of three different InAs-Si nanowire TFETs with rough surfaces and of their ideal counterpart are reported in Fig. 3(a) and Fig. 3(b), respectively. When SR scattering is present the current is reduced by about two orders of magnitude as compared to its ideal value at  $V_{\rm GS} = -0.7$  V with  $V_{\rm DS} = -1$  V. For thicker



Fig. 4. Phonon bandstructure of (a) InAs and (b) Si nanowires with diameter  $d_{\rm w} = 2.5$  nm. The longitudinal (LA) and transverse acoustic (TA) branches are pointed out in their corresponding figure.

devices this different would be much less. The rough surface not only suppress the tunneling paths close to the InAs-Si/oxide interface, but also effectively reduces the nanowire diameter causing an increment of band-gap. This effect can be observed at higher gate biases, where the SR scattering shifts the onset gate voltage by -0.1 V. Also, notice that in both  $I_{\rm D}$ - $V_{\rm GS}$  (Fig. 3(a)) and  $I_{\rm D}$ - $V_{\rm DS}$ (Fig. 3(b)) characteristics the variability due to different representations of the rough surface is very low.

#### B. Phonon scattering

The oscillations of atoms around their equilibrium position induce electron-phonon interactions, i.e. the electronic system is perturbed by lattice vibrations. Electron-phonon interactions have been widely investigated in nano-MOSFETs using the effective-mass approximation (EMA). Less often with a full-band model as required in TFETs where an accurate representation of the conduction and valence sub-bands is necessary. Similarly, the bulk phonon properties are generally used in nanostructures although confinement also affects the lattice vibrations. Hence, a more accurate description of phonons is needed at the nanometer scale. For that purpose, we employ again OMEN, which implements a valence-force-field (VFF) model to atomistically treat the lattice vibration or phonons of a given semiconductor. The VFF method provides an expression for the total potential energy as a function of the ion positions including different harmonic interactions [11]. By taking the second derivatice of this potential the dynamical matrix of the system can be constructed. By solving the resulting eigenvalue problem one obtains the phonon bandstructure. For instance, the phonon bandstructure of an InAs and Si nanowire with transport direction along the  $\langle 111 \rangle$ -direction and  $d_W = 2.5$  nm is plotted in Fig. 4(a) and Fig. 4(b), respectively. The group velocity of the longitudinal (LA) and transverse (TA) acoustic modes can be extracted from Fig. 4. In case of InAs, it is found to be 2572 m/s and 1200 m/s for the LA and TA modes, respectively. For the Si nanowire, the group velocity is equal to 7820 m/s for the LA and 3870 m/s for the TA modes.

The full derivation of the electron-phonon interaction Hamiltonian can be found in Ref. [11]. Here, the main expressions are summarized. The perturbation Hamiltonian that describes the electron-phonon interactions is given in second quantization as [11]

$$H_{\rm ep} = \sum_{n,m} \nabla H_{nm} \left( \hat{u}_n - \hat{u}_m \right) c_m^{\dagger} c_n, \qquad (1)$$

where the  $\hat{u}_m$  is the quantized lattice displacement and the operator  $c_m$  ( $c_m^{\dagger}$ ) annihilates (creates) an electron at a position  $\mathbf{R}_m$ . The electron-phonon coupling  $\nabla \mathbf{H}$ is obtained by derivating the tight-binding Hamiltonian **H**. Then, within the NEGF formalism and applying perturbation theory, the electron-phonon interactions can be cast into a scattering self-energy [11]:

$$\Sigma_{nn}^{\leq} = \sum_{l,\mathbf{q}} \tilde{I}_{nlln}(\mathbf{q}) \nabla H_{nl} \left( \nu_{\mathbf{q}} G_{ll}^{\leq} (E \pm \hbar \omega_{\mathbf{q}}) + (\nu_{\mathbf{q}} + 1) G_{ll}^{\leq} (E \mp \hbar \omega_{\mathbf{q}}) \right) \nabla H_{ln}.$$
(2)

The indices l and n refer to atomic positions, whereas  $\nu_{\mathbf{q}}$  and  $\tilde{I}_{nlln}(\mathbf{q})$  are the Bose-Einstein distribution and a form-factor, respectively. They both depend on the phonon wave-vector  $\mathbf{q}$ . From Eq. (2) one can see that the lesser/greater scattering self-energy  $\Sigma^{\leq}$  is a function of the Green's function  $G^{\leq}$ . Both equations must therefore be solved in a self-consistent way till convergence is achieved. This procedure is known as self-consistent Born approximation. It stops when the current is conserved within 1% along the entire device.

Electron-phonon interactions have been only considered in the case of a nanowire with a perfect InAs-Si/oxide interface. Due to its high computational intensity, such interactions could only be investigated at three different gate voltages corresponding to the ONstate ( $V_{\rm GS} = -0.7$  V), OFF-state ( $V_{\rm GS} = -0.15$  V), and at a middle gate voltage ( $V_{\rm GS} = -0.35$  V). The results are reported in Fig. 5. From left to right, one sees that the influence of phonon scattering on the ONstate is negligible, while at lower gate voltages its impact



Fig. 5. Comparison of the  $I_{\rm D}$ - $V_{\rm GS}$  transfer characteristics of an InAs-Si nanowire TFET with (triangle point) and without (red solid-line) electron-phonon scattering.

becomes more pronounced. In the OFF-state, the current is enhanced by about one order of magnitude, thus deteriorating the SS when electron-phonon scattering is turned on. Although in this material configuration the BTBT is direct, states below the conduction and above the valence band are connected, by the emission and absorption of phonons, which increases the leakage OFFstate current.

The simultaneous presence of SR and phonon scattering should even more affect the TFET performance, i.e. SR reduces not only the ON-state current but also the OFF-state one, as observed in Fig. 3. However, the OFF current will increase due to phonon scattering, this leads to a higher SS. The impact of SR scattering is expected to be dominant in extremely narrow nanowire TFETs.

# III. CONCLUSION

Surface roughness and phonon scattering have been included in the simulation of on extremely narrow InAs-Si nanowire TFETs. A full-band and atomistic quantum transport simulator based on the  $sp^3d^5s^*$  tight-binding model, the valence-force-field method, and the nonequilibrium Green's function formalism was used to estimate the performance degradations caused by these non-ideal effects. Phonon scattering was found to have no influence on the ON-state of the device, while it significantly increased the OFF-state current. SR scattering did not induce a strong variability of the transistors characteristics, although it reduced the transistor ONcurrent by almost two orders of magnitude. It is expected that in extremely narrow InAs-Si nanowire TFETs, SR scattering plays a more important role than phonon scattering.

#### ACKNOWLEDGMENT

The research leading to these results has received funding from the European Community's Seventh Framework Programme under grant agreements No. 619509 (Project  $E^2$ SWITCH) and No. 604416 (Project DEEPEN).

#### REFERENCES

- A. M. Ionescu and H. Riel, "Tunnel field-effect transistors as energy-efficient electronic switches," *Nature*, vol. 479, pp. 329– 337, 2011.
- [2] M. T. Björk, H. Schmid, C. D. Bessire, K. E. Moselund, H. Ghoneim, S. Karg, E. Lörtscher, and H. Riel, "Si-InAs heterojunction Esaki tunnel diodes with high current densities," *Appl. Phys. Lett.*, vol. 97, p. 163501, 2010.
- [3] K. E. Moselund, H. Schmid, C. Bessire, M. T. Björk, H. Ghoneim, and H. Riel, "InAs-Si nanowire heterojunction tunnel FETs," J. Appl. Phys., vol. 113, p. 184507, 2013.
- [4] A. W. Dey, B. M. Borg, B. Ganjipour, M. Ek, K. A. Dick, E. Lind, C. Thelander, and L.-E. Wernersson, "High-current GaSb/InAs (Sb) nanowire tunnel field-effect transistors," *IEEE Electron Dev. Lett.*, vol. 34, pp. 211–213, 2013.
- [5] H. Carrillo-Nuñez, M. Luisier, and A. Schenk, "Analysis of InAs-Si heterojunction double-gate tunnel FETs with vertical tunneling paths," in *Proceeding of ESSDERC*, Graz, Austria, Sept. 2015, pp. 302–305.
- [6] M. Luisier and G. Klimeck, "Atomistic full-band simulations of silicon nanowire transistors: Effects of electron-phonon scattering," *Phys. Rev. B*, vol. 80, p. 155430, 2010.
- [7] F. Conzatti, M. G. Pala, and D. Esseni, "Surface-roughnessinduced variability in nanowire InAs tunnel FETs," *IEEE Electron Dev. Lett.*, vol. 33, pp. 806–808, 2012.
- [8] M. Luisier, A. Schenk, W. Fichtner, and G. Klimeck, "Atomistic simulation of nanowires in the sp<sup>3</sup>d<sup>5</sup>s<sup>\*</sup> tight-binding formalism: From boundary conditions to strain calculations," *Phys. Rev. B*, vol. 74, p. 205323, 2006.
- [9] S. M. Goodnick, D. K. Ferry, C. W. Wilmsen, Z. Liliental, D. Fathy, and O. L. Krivanek, "Surface-roughness at the Si(100)-SiO<sub>2</sub>," *Phys. Rev. B*, vol. 32, p. 8171, 1985.
- [10] Z. Sui and I. P. Herman, "Effect of strain on phonons in Si, Ge, and Si/Ge heterostructures," *Phys. Rev. B*, vol. 48, p. 17938, 1993.
- [11] R. Rhyner, *Quantum transport beyond the ballistic limit*, 1st ed. Hartung-Gorre, Konstanz, 2015.